SDLS031A - DECEMBER 1983 - REVISED DECEMBER 2001

- Convert TTL Voltage Levels to MOS Levels
- High Sink-Current Capability
- Input Clamping Diodes Simplify System Design
- Open-Collector Drivers for Indicator Lamps and Relays
- Inputs Fully Compatible With Most TTL Circuits

#### description

These TTL hex inverter buffers/drivers feature high-voltage open-collector outputs for interfacing with high-level circuits (such as MOS) or for driving high-current loads (such as lamps or relays), and also are characterized for use as inverter buffers for driving TTL inputs. The SN5406 and SN7406 have minimum breakdown voltages of 30 V. The SN5416 and SN7416 have minimum breakdown voltages of 15 V. The maximum sink current is 30 mA for the SN5406 and SN5416, and 40 mA for the SN7406 and SN7416.

SN5406, SN5416 . . . J OR W PACKAGE SN7406 . . . D, N, OR NS PACKAGE SN7416 . . . D OR N PACKAGE (TOP VIEW)



# SN5406 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### **ORDERING INFORMATION**

| TA             | PAC       | (AGE <sup>†</sup> | ORDERABLE PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|-------------------|-----------------------|---------------------|
|                |           | Tube              | SN7406D               | 7406                |
| 0°C to 70°C    | SOIC – D  | Tape and reel     | SN7406DR              | 7400                |
|                | 3010 - D  | Tube              | SN7416D               | 7416                |
|                |           | Tape and reel     | SN7416DR              | 7410                |
|                | PDIP – N  | Tube              | SN7406N               | SN7406N             |
|                | PDIF - IN | Tube              | SN7416N               | SN7416N             |
|                | SOP – NS  | Tape and reel     | SN7406NSR             | SN7406              |
|                | CDIP – J  | Tube              | SNJ5406J              | SNJ5406J            |
|                | CDIF = J  | Tube              | SNJ5416J              | SNJ5416J            |
| –55°C to 125°C | CDIP – W  | Tube              | SNJ5406W              | SNJ5406W            |
|                | ODIF - W  | Tube              | SNJ5416W              | SNJ5416W            |
|                | LCCC - FK | Tube              | SNJ5406FK             | SNJ5406FK           |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### logic diagram (positive logic)



#### schematic (each buffer/driver)



## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                       | 7 V            |
|--------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub> (see Note 1)                         |                |
| Output voltage, VO (see Notes 1 and 2): SN5406, SN7406             |                |
| SN5416, SN7416                                                     |                |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): D package | 86°C/W         |
| N package                                                          | 80°C/W         |
| NS package                                                         | 76°C/W         |
| Storage temperature range, T <sub>sto</sub>                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. Voltage values are with respect to network ground terminal.
  - 2. This is the maximum voltage which should be applied to any output when it is in the off state.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.



SDLS031A - DECEMBER 1983 - REVISED DECEMBER 2001

### recommended operating conditions

|                 |                                          |     |     |     |      | SN7406<br>SN7416 |      |     | UNIT |
|-----------------|------------------------------------------|-----|-----|-----|------|------------------|------|-----|------|
|                 |                                          |     | MIN | NOM | MAX  | MIN              | NOM  | MAX |      |
| VCC             | Supply voltage                           | 4.5 | 5   | 5.5 | 4.75 | 5                | 5.25 | V   |      |
| ٧ <sub>IH</sub> | High-level input voltage                 | 2   |     |     | 2    |                  |      | V   |      |
| ٧ <sub>IL</sub> | Low-level input voltage                  |     |     |     | 0.8  |                  |      | 0.8 | V    |
| Vall            | High level cutnut voltage                | '06 |     |     | 30   |                  |      | 30  | V    |
| VOH             | High-level output voltage                | '16 |     |     | 15   |                  |      | 15  | V    |
| loL             | I <sub>OL</sub> Low-level output current |     |     |     | 30   |                  |      | 40  | mA   |
| T <sub>A</sub>  | Operating free-air temperature           |     | -55 |     | 125  | 0                |      | 70  | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                       | TEST CONDITIONS         |                         | SN5406<br>SN5416 |     |      | UNIT |     |      |              |  |  |  |
|-----------------|-----------------------|-------------------------|-------------------------|------------------|-----|------|------|-----|------|--------------|--|--|--|
|                 |                       |                         | MIN                     | TYP‡             | MAX | MIN  | TYP‡ | MAX |      |              |  |  |  |
| V <sub>IK</sub> | $V_{CC} = MIN,$       | I <sub>I</sub> = -12 mA |                         |                  |     | -1.5 |      |     | -1.5 | V            |  |  |  |
| <sup>I</sup> ОН | $V_{CC} = MIN,$       | $V_{IL} = 0.8 V$ ,      | V <sub>OH</sub> = §     |                  |     | 0.25 |      |     | 0.25 | mA           |  |  |  |
| Voi             | VOI VCC = MIN,        | V <sub>IH</sub> = 2 V   | I <sub>OL</sub> = 16 mA |                  |     | 0.4  |      |     | 0.4  | <b>⊣</b> ∨ I |  |  |  |
| VOL             | ACC = IMIIA'          | VIH = 2 V               | I <sub>OL</sub> = ¶     |                  |     | 0.7  |      |     | 0.7  |              |  |  |  |
| Ц               | $V_{CC} = MAX$ ,      | V <sub>I</sub> = 5.5 V  |                         |                  |     | 1    |      |     | 1    | mA           |  |  |  |
| lіН             | $V_{CC} = MAX$ ,      | V <sub>IH</sub> = 2.4 V |                         |                  |     | 40   |      |     | 40   | μΑ           |  |  |  |
| I <sub>IL</sub> | $V_{CC} = MAX$ ,      | $V_{IL} = 0.4 V$        |                         |                  |     | -1.6 |      |     | -1.6 | mA           |  |  |  |
| Іссн            | V <sub>CC</sub> = MAX |                         |                         |                  | 30  | 48   |      | 30  | 48   | mA           |  |  |  |
| ICCL            | V <sub>CC</sub> = MAX |                         |                         |                  | 32  | 51   |      | 32  | 51   | mA           |  |  |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|------------------|-----------------|----------------|------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | A               | Y              | D: 440.0 0: 45 mF                  |     | 10  | 15  | ne   |
| <sup>t</sup> PHL |                 |                | $R_L = 110 \Omega$ , $C_L = 15 pF$ |     | 15  | 23  | ns   |



<sup>‡</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C. §  $V_{OH}$  = 30 V for '06 and 15 V for '16. ¶  $I_{OL}$  = 30 mA for SN54' and 40 mA for SN74'.

#### PARAMETER MEASUREMENT INFORMATION



**LOAD CIRCUIT** 



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  7 ns,  $t_f \leq$  7 ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms







17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking       | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                |         |
| JM38510/00801BCA | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00801BCA | Samples |
| JM38510/00801BDA | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00801BDA | Samples |
| M38510/00801BCA  | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00801BCA | Samples |
| M38510/00801BDA  | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00801BDA | Samples |
| SN5406J          | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN5406J              | Samples |
| SN5416J          | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN5416J              | Samples |
| SN7406D          | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7406                 | Samples |
| SN7406DE4        | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7406                 | Samples |
| SN7406DG4        | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7406                 | Samples |
| SN7406DR         | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7406                 | Samples |
| SN7406DRE4       | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7406                 | Samples |
| SN7406DRG4       | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7406                 | Samples |
| SN7406N          | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN7406N              | Samples |
| SN7406NE4        | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN7406N              | Samples |
| SN7406NSR        | ACTIVE | so           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN7406               | Samples |
| SN7416D          | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7416                 | Samples |
| SN7416DE4        | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7416                 | Samples |



### PACKAGE OPTION ADDENDUM

17-Mar-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN7416DR         | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7416           | Samples |
| SN7416N          | ACTIVE | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN7416N        | Samples |
| SN7416NSR        | ACTIVE | SO           | NS      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN7416         | Samples |
| SNJ5406FK        | ACTIVE | LCCC         | FK      | 20   | 1       | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | SNJ5406FK      | Samples |
| SNJ5406J         | ACTIVE | CDIP         | J       | 14   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ5406J       | Samples |
| SNJ5406W         | ACTIVE | CFP          | W       | 14   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ5406W       | Samples |
| SNJ5416J         | ACTIVE | CDIP         | J       | 14   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ5416J       | Samples |
| SNJ5416W         | ACTIVE | CFP          | W       | 14   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ5416W       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (**RoHS**): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (**RoHS Exempt**): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### PACKAGE OPTION ADDENDUM

17-Mar-2017

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN5406, SN5416, SN7406, SN7416:

• Catalog: SN7406, SN7416

Military: SN5406, SN5416

NOTE: Qualified Version Definitions:

- . Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Apr-2013

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN7406DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN7406DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN7406DRG4 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN7406NSR  | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN7416DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN7416NSR  | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 8-Apr-2013



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN7406DR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN7406DR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN7406DRG4 | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN7406NSR  | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN7416DR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN7416NSR  | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



## D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.

