## INTEGRATED CIRCUITS

## DATA SHEET

# **74LV00**Quad 2-input NAND gate

Product specification
Supersedes data of 1998 Apr 13
IC24 Data Handbook





## **Quad 2-input NAND gate**

74LV00

#### **FEATURES**

• Wide operating voltage: 1.0 to 5.5 V

Optimized for low voltage applications: 1.0 to 3.6 V

Accepts TTL input levels between V<sub>CC</sub> = 2.7 V and V<sub>CC</sub> = 3.6 V

 Typical V<sub>OLP</sub> (output ground bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V,  $T_{amb} = 25^{\circ}C$ 

 Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) > 2 V at V<sub>CC</sub> = 3.3 V,  $T_{amb} = 25^{\circ}C$ 

Output capability: standard

I<sub>CC</sub> category: SSI

#### DESCRIPTION

The 74LV00 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC/HCT00.

The 74LV00 provides the 2-input NAND function.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5 \text{ ns}$ 

| SYMBOL                             | PARAMETER                              | CONDITIONS                                         | TYPICAL | UNIT |
|------------------------------------|----------------------------------------|----------------------------------------------------|---------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>nA, nB to nY      | $C_L = 15 \text{ pF};$<br>$V_{CC} = 3.3 \text{ V}$ | 7       | ns   |
| C <sub>I</sub>                     | Input capacitance                      |                                                    | 3.5     | pF   |
| C <sub>PD</sub>                    | Power dissipation capacitance per gate | See Notes 1 and 2                                  | 22      | pF   |

#### NOTES:

 $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ )

P<sub>D</sub> = C<sub>PD</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>i</sub> + \( \sum\_{i} \) (C<sub>L</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>o</sub>) where:

f<sub>i</sub> = input frequency in MHz; C<sub>L</sub> = output load capacitance in pF;

f<sub>o</sub> = output frequency in MHz; V<sub>CC</sub> = supply voltage in V;

\( \sum\_{i} \) (C<sub>L</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>o</sub>) = sum of the outputs.

2. The condition is V<sub>I</sub> = GND to V<sub>CC</sub>.

#### **ORDERING INFORMATION**

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | PKG. DWG. # |
|-----------------------------|-------------------|-----------------------|---------------|-------------|
| 14-Pin Plastic DIL          | -40°C to +125°C   | 74LV00 N              | 74LV00 N      | SOT27-1     |
| 14-Pin Plastic SO           | -40°C to +125°C   | 74LV00 D              | 74LV00 D      | SOT108-1    |
| 14-Pin Plastic SSOP Type II | -40°C to +125°C   | 74LV00 DB             | 74LV00 DB     | SOT337-1    |
| 14-Pin Plastic TSSOP Type I | -40°C to +125°C   | 74LV00 PW             | 74LV00PW DH   | SOT402-1    |

#### PIN DESCRIPTION

| PIN<br>NUMBER | SYMBOL          | FUNCTION                |
|---------------|-----------------|-------------------------|
| 1, 4, 9, 12   | 1A – 4A         | Data inputs             |
| 2, 5, 10, 13  | 1B – 4B         | Data inputs             |
| 3, 6, 8, 11   | 1Y – 4Y         | Data outputs            |
| 7             | GND             | Ground (0 V)            |
| 14            | V <sub>CC</sub> | Positive supply voltage |

#### **FUNCTION TABLE**

| INP | JTS | OUTPUTS |
|-----|-----|---------|
| nA  | nY  |         |
| L   | L   | Н       |
| L   | Н   | Н       |
| Н   | L   | Н       |
| Н   | Н   | L       |

#### NOTES:

H = HIGH voltage level L = LOW voltage level

## Quad 2-input NAND gate

74LV00

#### **PIN CONFIGURATION**



#### **LOGIC SYMBOL**



#### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC DIAGRAM (ONE GATE)**



#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                                       | CONDITIONS                                                                                                                                   | MIN         | TYP.             | MAX                     | UNIT |
|---------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------|-------------------------|------|
| V <sub>CC</sub>                 | DC supply voltage                               | See Note 1                                                                                                                                   | 1.0         | 3.3              | 5.5                     | V    |
| VI                              | Input voltage                                   |                                                                                                                                              | 0           | _                | V <sub>CC</sub>         | V    |
| Vo                              | Output voltage                                  |                                                                                                                                              | 0           | _                | V <sub>CC</sub>         | V    |
| T <sub>amb</sub>                | Operating ambient temperature range in free air | See DC and AC characteristics                                                                                                                | -40<br>-40  |                  | +85<br>+125             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                       | $V_{CC} = 1.0V \text{ to } 2.0V$<br>$V_{CC} = 2.0V \text{ to } 2.7V$<br>$V_{CC} = 2.7V \text{ to } 3.6V$<br>$V_{CC} = 3.6V \text{ to } 5.5V$ | -<br>-<br>- | -<br>-<br>-<br>- | 500<br>200<br>100<br>50 | ns/V |

NOTE:

1. The LV is guaranteed to function down to  $V_{CC} = 1.0V$  (input levels GND or  $V_{CC}$ ); DC characteristics are guaranteed from  $V_{CC} = 1.2V$  to  $V_{CC} = 5.5V$ .

## Quad 2-input NAND gate

74LV00

#### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0V).

| SYMBOL                                  | PARAMETER                                                                                                           | CONDITIONS                                                                                                                                                      | RATING            | UNIT |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
| V <sub>CC</sub>                         | DC supply voltage                                                                                                   |                                                                                                                                                                 | -0.5 to +7.0      | V    |
| ±I <sub>IK</sub>                        | DC input diode current                                                                                              | $V_I < -0.5 \text{ or } V_I > V_{CC} + 0.5V$                                                                                                                    | 20                | mA   |
| ±loĸ                                    | DC output diode current                                                                                             | $V_{O} < -0.5 \text{ or } V_{O} > V_{CC} + 0.5 V$                                                                                                               | 50                | mA   |
| ±ΙΟ                                     | DC output source or sink current  – standard outputs                                                                | $-0.5V < V_O < V_{CC} + 0.5V$                                                                                                                                   | 25                | mA   |
| ±I <sub>GND</sub> ,<br>±I <sub>CC</sub> | DC V <sub>CC</sub> or GND current for types with – standard outputs                                                 |                                                                                                                                                                 | 50                | mA   |
| T <sub>stg</sub>                        | Storage temperature range                                                                                           |                                                                                                                                                                 | -65 to +150       | °C   |
| P <sub>TOT</sub>                        | Power dissipation per package  – plastic DIL  – plastic mini-pack (SO)  – plastic shrink mini-pack (SSOP and TSSOP) | for temperature range: -40 to +125°C above +70°C derate linearly with 12 mW/K above +70°C derate linearly with 8 mW/K above +60°C derate linearly with 5.5 mW/K | 750<br>500<br>400 | mW   |

#### NOTES:

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltages are referenced to GND (ground = 0V).

|                 |                                        |                                                                    |                     |                  | LIMITS              |                     |                     |                 |
|-----------------|----------------------------------------|--------------------------------------------------------------------|---------------------|------------------|---------------------|---------------------|---------------------|-----------------|
| SYMBOL          | PARAMETER                              | TEST CONDITIONS                                                    | -40                 | °C to +8         | 5°C                 | -40°C to            | +125°C              | UNIT            |
|                 |                                        |                                                                    | MIN                 | TYP <sup>1</sup> | MAX                 | MIN                 | MAX                 |                 |
|                 |                                        | V <sub>CC</sub> = 1.2V                                             | 0.9                 |                  |                     | 0.9                 |                     |                 |
| \/              | HIGH level Input                       | V <sub>CC</sub> = 2.0V                                             | 1.4                 |                  |                     | 1.4                 |                     | ] <sub>\/</sub> |
| $V_{IH}$        | voltage                                | V <sub>CC</sub> = 2.7 to 3.6V                                      | 2.0                 |                  |                     | 2.0                 |                     | 1 °             |
|                 |                                        | V <sub>CC</sub> = 4.5 to 5.5V                                      | 0.7*V <sub>CC</sub> |                  |                     | 0.7*V <sub>CC</sub> |                     | 1               |
|                 |                                        | V <sub>CC</sub> = 1.2V                                             |                     |                  | 0.3                 |                     | 0.3                 |                 |
| VII             | LOW level Input                        | V <sub>CC</sub> = 2.0V                                             |                     |                  | 0.6                 |                     | 0.6                 |                 |
| VIL             | voltage                                | V <sub>CC</sub> = 2.7 to 3.6V                                      |                     |                  | 0.8                 |                     | 0.8                 | 1               |
|                 |                                        | V <sub>CC</sub> = 4.5 to 5.5                                       |                     |                  | 0.3*V <sub>CC</sub> |                     | 0.3*V <sub>CC</sub> | 1               |
|                 |                                        | $V_{CC} = 1.2V; V_I = V_{IH} \text{ or } V_{IL;} -I_O = 100 \mu A$ |                     | 1.2              |                     |                     |                     |                 |
|                 | l <u>.</u>                             | $V_{CC} = 2.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$   | 1.8                 | 2.0              |                     | 1.8                 |                     | 1               |
| $V_{OH}$        | HIGH level output voltage; all outputs | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$   | 2.5                 | 2.7              |                     | 2.5                 |                     | V               |
|                 | Voltage, all outputs                   | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; -I_O = 100 \mu A$ | 2.8                 | 3.0              |                     | 2.8                 |                     | 1               |
|                 |                                        | $V_{CC} = 4.5V; V_I = V_{IH} \text{ or } V_{IL;} -I_O = 100 \mu A$ | 4.3                 | 4.5              |                     | 4.3                 |                     | 1               |
| Voh             | HIGH level output voltage;             | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 6$ mA       | 2.40                | 2.82             |                     | 2.20                |                     |                 |
| VОН             | STANDARD<br>outputs                    | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 12mA$       | 3.60                | 4.20             |                     | 3.50                |                     | ] `             |
|                 |                                        | $V_{CC} = 1.2V; V_I = V_{IH} \text{ or } V_{IL;} I_O = 100 \mu A$  |                     | 0                |                     |                     |                     |                 |
|                 | L OW level solved                      | $V_{CC} = 2.0V; V_I = V_{IH} \text{ or } V_{IL;} I_O = 100 \mu A$  |                     | 0                | 0.2                 |                     | 0.2                 | ]               |
| $V_{OL}$        | LOW level output voltage; all outputs  | $V_{CC} = 2.7V; V_I = V_{IH} \text{ or } V_{IL;} I_O = 100 \mu A$  |                     | 0                | 0.2                 |                     | 0.2                 | V               |
|                 | l voltago, all outputo                 | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL;} I_O = 100 \mu A$  |                     | 0                | 0.2                 |                     | 0.2                 | 1               |
|                 |                                        | $V_{CC} = 4.5V; V_I = V_{IH} \text{ or } V_{IL;} I_O = 100 \mu A$  |                     | 0                | 0.2                 |                     | 0.2                 | 1               |
| V <sub>OL</sub> | LOW level output voltage;              | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 6mA$         |                     | 0.25             | 0.40                |                     | 0.50                |                 |
| ▼OL             | STANDARD<br>outputs                    | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 12mA$        |                     | 0.35             | 0.55                |                     | 0.65                |                 |

<sup>1.</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## Quad 2-input NAND gate

74LV00

#### DC ELECTRICAL CHARACTERISTICS (Continued)

Over recommended operating conditions. Voltages are referenced to GND (ground = 0V).

|                  |                                     |                                                        |     |                  | LIMITS |          |      |    |
|------------------|-------------------------------------|--------------------------------------------------------|-----|------------------|--------|----------|------|----|
| SYMBOL           | PARAMETER                           | TEST CONDITIONS                                        | -40 | °C to +85        | 5°C    | -40°C to | UNIT |    |
|                  |                                     |                                                        | MIN | TYP <sup>1</sup> | MAX    | MIN      | MAX  |    |
| l <sub>l</sub>   | Input leakage current               | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$ or GND                |     |                  | 1.0    |          | 1.0  | μА |
| Icc              | Quiescent supply current; SSI       | $V_{CC} = 5.5V$ ; $V_{I} = V_{CC}$ or GND; $I_{O} = 0$ |     |                  | 20.0   |          | 40   | μА |
| Δl <sub>CC</sub> | Additional quiescent supply current | $V_{CC} = 2.7V$ to 3.6V; $V_I = V_{CC} - 0.6V$         |     |                  | 500    |          | 850  | μА |

#### NOTE:

#### **AC CHARACTERISTICS**

GND = 0V;  $t_r = t_f \le 2.5 \text{ns}$ ;  $C_L = 50 \text{pF}$ ;  $R_L = 1 \text{K}\Omega$ 

|                      |                                   |              | CONDITION           |     |                  | LIMITS |          |      |    |    |
|----------------------|-----------------------------------|--------------|---------------------|-----|------------------|--------|----------|------|----|----|
| SYMBOL               | PARAMETER                         | WAVEFORM     | CONDITION           |     | 40 to +85 °      | С      | –40 to ₁ | UNIT |    |    |
|                      |                                   |              | V <sub>CC</sub> (V) | MIN | TYP <sup>1</sup> | MAX    | MIN      | MAX  |    |    |
|                      |                                   |              | 1.2                 |     | 45               |        |          |      |    |    |
|                      |                                   | Figures 1, 2 | Figures 1, 2        | 2.0 |                  | 15     | 26       |      | 31 |    |
| t <sub>PHL/PLH</sub> | Propagation delay<br>nA, nB to nY |              |                     | 2.7 |                  | 11     | 18       |      | 23 | ns |
|                      | ,                                 |              | 3.0 to 3.6          |     | 9 <sup>2</sup>   | 15     |          | 18   |    |    |
|                      |                                   |              | 4.5 to 5.5          |     | 6.5 <sup>3</sup> | 11     |          | 14   |    |    |

#### NOTES:

- 1. Unless otherwise stated, all typical values are measured at  $T_{amb} = 25$ °C.
- 2. Typical values are measured at  $V_{CC}$  = 3.3 V.
- 3. Typical values are measured at  $V_{CC} = 5.0 \text{ V}$ .

#### **AC WAVEFORMS**

 $V_M$  = 1.5 V at  $V_{CC} \geq$  2.7 V and  $\leq$  3.6 V;

 $V_M = 0.5 \times V_{CC}$  at  $V_{CC} < 2.7$  V and  $\ge 4.5$  V;

 $\mbox{V}_{\mbox{OL}}$  and  $\mbox{V}_{\mbox{OH}}$  are the typical output voltage drop that occur with the output load.



Figure 1. Input (nA, nB) to output (nY) propagation delays.

#### **TEST CIRCUIT**



Figure 2. Load circuitry for switching times.

1998 Apr 20 5

<sup>1.</sup> All typical values are measured at  $T_{amb} = 25$ °C.

## Quad 2-input NAND gate

74LV00

#### DIP14: plastic dual in-line package; 14 leads (300 mil)

SOT27-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.13   | 0.53<br>0.38   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 2.2                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.044 | 0.021<br>0.015 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.087                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |        | REFER    | RENCES | EUROPEAN   | ISSUE DATE                      |   |
|---------|--------|----------|--------|------------|---------------------------------|---|
| VERSION | IEC    | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                      | ı |
| SOT27-1 | 050G04 | MO-001AA |        |            | <del>92-11-17</del><br>95-03-11 |   |

1998 Apr 20 6

## Quad 2-input NAND gate

74LV00

### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | Α1               | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE           | L     | Lp         | Q              | v    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|------------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|--------------|-------|------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10     | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 8.75<br>8.55     | 4.0<br>3.8       | 1.27  | 6.2<br>5.8   | 1.05  | 1.0<br>0.4 | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.0098<br>0.0039 |                | 0.01           |              | 0.0098<br>0.0075 | 0.35<br>0.34     | 0.16<br>0.15     | 0.050 | 0.24<br>0.23 | 0.041 |            | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |          | REFER    | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|----------|----------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC      | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT108-1 | 076E06\$ | MS-012AB |          |            |            | <del>91-08-13</del><br>95-01-23 |  |

1998 Apr 20 7

## Quad 2-input NAND gate

74LV00

#### SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | C            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Ø          | ٧   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05   | 1.80<br>1.65   | 0.25                  | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----|----------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ     |            | PROJECTION | 1990E DATE                       |  |
| SOT337-1 |     | MO-150AB |          |            |            | <del>-95-02-04</del><br>96-01-18 |  |

## Quad 2-input NAND gate

74LV00

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1











#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bр           | c          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                       |  |
| SOT402-1 |     | MO-153 |          |            |            | <del>-94-07-12</del><br>95-04-04 |  |

## Quad 2-input NAND gate

74LV00

|                           | DEFINITIONS            |                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specificati may change in any manner without notice.                                                                                                            |  |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-04401

Let's make things better.

Philips Semiconductors





This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.